Sort by
Refine Your Search
-
Listed
-
Category
-
Field
-
development. To integrate the image processing pipeline in a modular way, building on algorithms developed by your colleagues. To optimize performance and throughput and use software engineering best practices
-
that develops advanced AI compute solutions involving AI models, algorithms, implementations, sensors and hardware for small scale edge up to large scale distributed and hybrid hardware architectures
-
Description Join imec’s Platform Efficiency Team (PlatEff) as a Front-End-of-Line (FEOL) Integration Engineer, contributing to both technology development and technology transfer activities. This role offers
-
carrying out development plans. This includes defining the design of experiment, defining the in-line characterization strategy, following-up the processing in the imec pilot line, and analyzing and
-
Device Engineer, contributing to technology development and technology transfer activities for both Front End Of Line (FEOL) and Back End Of Line (BEOL) process. This role offers high visibility with focus
-
complete solutions provider that can manage the full product lifecycle – serving start-ups, SMEs and established OEMs as well as universities. Our highly experienced ASIC development team realizes over 600
-
Framework Programme? Not funded by a EU programme Is the Job related to staff position within a Research Infrastructure? No Offer Description Join the Photonic device group to lead technically the development
-
where you will be at the forefront of semiconductor innovation. The role involves collaboration with cross-functional teams to develop and implement novel process flows at imec’s 200mm and 300mm wafer
-
Researcher, you will play a key role in developing next-generation quantum sensors based on photonic technologies, with applications spanning high-tech industries, space, and defense. Your work will focus
-
characterization, resource management, system architecture, and microarchitecture. Develop performance (+power/TCO/emissions) models for future hardware at various levels of detail to identify bottlenecks and